image thumbnail

updated 1 year ago

HDL Verifier Support Package for Xilinx FPGA Boards by MathWorks HDLVerifier Team

HDL Verifier Support Package installer file that works with Support package installer (aerospace, communications, control design)

image thumbnail

updated almost 2 years ago

MATLAB/Xilinx ISIM Link by Mohammed Abdelsalam

RTL Module Behavioral Simulation using Xilinx ISIM within MATLAB Environment (xilinx, isim, simulation)

runverilogmodule( module_folder_path, module_tb_name, ...

sc(ipSig)

test_sc_module.m

image thumbnail

updated 5 years ago

XILINXBRAM - Xilinx FPGA Block RAM Init by Stepan Matejka

Matlab code for Xilinx FPGA (Spartan, Virtex) 18k block RAM declaration using VHDL or Verilog (data export, xilinx, block ram)

xilinxbram(filename, dataary, bitsperitem, archname, prim...

xilinxbraminit

image thumbnail

updated almost 7 years ago

BFSK design using system generator by KONSTANTINOS VOSKAKIS

BFSK transceiver using SysGen 10.1 (system generator 101, xilinx, bfsk)

pre(d)

preamble_detacher(clock,prbl_end,input_bit)

state_machine(din,reset)

image thumbnail

updated 7 years ago

BFSK design using system generator by KONSTANTINOS VOSKAKIS

BFSK transmitter using System Generator 10.1 (bfsk, system generator, xilinx)

transmitter_model_final.mdl

image thumbnail

updated 7 years ago

Direct Digital Synthesis in XSG by Luis Moreno

Applications of CORDIC algorithm (cordic, dds, xilinx)

ddscordic.mdl

image thumbnail

updated 7 years ago

CORDIC in XSG by Luis Moreno

Calculation of trigonometrical(sin and cos) functions by CORDIC (cordic, xilinx)

cordicsincos.mdl

Contact us