Wireless HDL Toolbox
Design and implement 5G and LTE communications subsystems for FPGAs, ASICs, and SoCs
5G New Radio (NR) Cell Search and MIB Recovery
Perform primary and secondary signal (PSS and SSS) synchronization and master information block (MIB) recovery in accordance with the 5G NR standard with this hardware-proven subsystem. It includes a MATLAB algorithm reference for verification.
LTE Cell Search, MIB, and SIB1 Recovery
Use this subsystem to detect and demodulate eNodeB signals and to decode Master Information Block (MIB) and the System Information Block (SIB1) information for use in your FPGA or ASIC application. It supports FDD and TDD modes and has been proven in hardware to detect LTE signals on three different continents.
Configurable OFDM Transmitter and Receiver
Transmit and receive data using orthogonal frequency division multiplexing (OFDM). Configure parameters, symbol modulation types, and code rates. Model and configure impairments such as additive Gaussian white noise (AWGN). It includes a MATLAB algorithm reference for verification.
5G NR Intellectual Property (IP) Blocks
Design 5G NR FPGA or ASIC applications more quickly using hardware-proven implementations of popular algorithms. Model and simulate hardware implementations of algorithms for low-density parity checking (LDPC) coding and decoding, polar coding and decoding, and symbol modulation and demodulation, together with your custom functionality. Then use HDL Coder™ to generate synthesizable VHDL or Verilog RTL.
LTE IP Blocks
Model and simulate efficient hardware implementations of LTE-specific algorithms, such as turbo, convolutional, and CRC encoders and decoders as well as OFDM demodulators. Then use HDL Coder to generate synthesizable VHDL or Verilog RTL for your entire subsystem.
Multistandard IP Blocks
Use hardware-proven building blocks, such as a digital pre-distortion (DPD), a Viterbi decoder, a depuncturer, and a variable-size FFT for your hardware implementation of wireless standards, including 5G NR,LTE, WLAN, digital video broadcast (DVB), WiMAX®, and HiperLAN as well as digital satellite communications.
Conversion Between Frames and Samples
Convert frame-based waveforms from MATLAB® to a stream of samples with control signals for processing in hardware. Then convert the streaming hardware output to frames for verification against your golden reference algorithm.
MATLAB and Simulink Verification Examples and Templates
Learn how to use your 5G Toolbox™ or LTE Toolbox™ algorithms and tests to verify your hardware implementation.
HDL and FPGA Cosimulation
Use HDL Verifier™ to verify your hardware subsystem via RTL simulation or on an FPGA development kit connected to your MATLAB or Simulink test environment.
Use HDL Coder to generate high-quality, target-independent RTL and AXI interfaces from your hardware subsystem models.